Updating Results

Intel Malaysia

  • 1,000 - 50,000 employees

PDK Development - Graduate Talent null

Penang, Hybrid
Unlock your potential with Intel's tailored internships for students. Gain real-world skills and boost your career!

Opportunity details

Opportunity Type
Internship, Clerkship or Placement

Application dates

Minimum requirements

Accepting International Applications
No
Qualifications Accepted
E
Electrical & Electronic Engineering
I
Computer Science (all other)
Computer Systems and Networks
Cyber Security
Data Science
Programming & Software Engineering
Design & User Experience

Hiring criteria

Entry Pathway

See details

Working rights

Malaysia

  • Malaysian Citizen
  • Malaysian Permanent Resident
  • Malaysian Student Visa
Read more

Job description

This position is within the Design Enablement (DE) organization of Technology Development.
At Intel, Design Enablement is one of the key pillars enabling Intel to deliver winning products in the marketplace. Your work will directly enable design teams to get to market faster with leadership products on innovative technologies. As part of the Design Enablement/Process Design Kit (PDK) group, you will join a highly motivated team of talented engineers solving challenging technical problems, enabling PDKs for Intel's most advanced process technologies, and driving PDKs towards industry-standard methods and ease of use for the end customers.
The job requires partnering and leveraging domain experts across various areas of Technology Development, EDA vendors, and product design teams to develop and deliver high-quality technology collaterals, models, and enablement of EDA tools.

Runset development:

  • Runset Development team within this organization is to develop physical layout verification software (DRC, LVS, RC extraction) and support the latest Intel technologies and microprocessor designs.
  • Develop runset using industry-standard EDA tools (Synopsys ICV, Siemens/Mentor Calibre, and Cadence Pegasus).
  • Coordinate development of technology features, develop QA plans, and drive test-case development working with relevant stakeholders.
  • Support PDK development and Intel design teams to debug and enhance runset quality and enhance runtime and usability of the runset.

Custom layout kits development:

  • L0 or development quality assurance of custom layout EDA technology files and/or primitive libraries and other custom collateral used by industry-standard custom design and layout for various Intel process nodes.
  • Develop automation software and scripts for generation and validation of Process Design Kit (PDK) collaterals and analysis of CAD tool results.
  • Develop Custom Layout tools and Technology file development (Virtuoso or Custom Compiler)
  • Experience in the Layout of analog, RF, or digital circuits on advanced process technology nodes.
  • Experience with industry-standard CAD tools for schematic entry and/or custom layout from vendors such as Cadence, Synopsys, and Siemens.

Extraction development:

  • Understand and model parasitic related to the interconnects.
  • Work with multiple EDA companies to co-develop extraction solutions.
  • Develop new extraction techniques to address upcoming technology features not yet handled in existing industry extraction tools and validate EDA solutions against models and measured data.
  • Extraction runset and flow development using popular extraction solutions (StarRC, Quantus, xACT)
  • Work with various solvers (e.g. Raphael, HFSS, Fast Henry, Quick Cap, university-developed tools) and popular 2D and 3D electromagnetic packages.

Qualifications:

The candidate must possess minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Experience listed below would be obtained through a combination of your schoolwork class research and or relevant previous job and or internship experiences.

Minimum qualifications:

  • You should have a Bachelor or Master in Electrical/Electronic Engineering, Computer Engineering, Computer Science, or other related Electrical Scientific STEM fields.
  • Proficient in TCL, Perl, or Python programming languages.
  • Unix/Linux operating system

Preferred qualifications:

  • Ability to work in a fast-paced, collaborative, and often intense project schedule.
  • Excellent communication and interpersonal skills, a good team player as well as the ability to work independently.
  • Creative mind and self-motivated.
  • Analytical problem solving and multitasking.
  • Able to do pathfinding or research independently to find solutions.

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.

Working model

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site.

In certain circumstances, the work model may change to accommodate business needs.

Hiring criteria

You should have or be completing the following to apply for this opportunity.

Entry Pathway
Degree or Certificate
Minimum Level of Study
Bachelor or higher
Study Field
E
Electrical & Electronic Engineering
I
Computer Science (all other)
Computer Systems and Networks
Cyber Security
Data Science
Design & User Experience
Programming & Software Engineering

Work rights

The opportunity is available to applicants in any of the following categories.

country
eligibility

Malaysia

Malaysia

Malaysian Citizen

Malaysian Permanent Resident

Malaysian Student Visa